|                                                                                                                                                                      | 74AC11074<br>DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP<br>WITH CLEAR AND PRESET<br>SCAS499A – DECEMBER 1986 – REVISED APRIL 1996 |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>Center-Pin V<sub>CC</sub> and GND Configurati<br/>Minimize High-Speed Switching Nois</li> </ul>                                                             |                                                                                                                                      |
| <ul> <li>EPIC<sup>™</sup> (Enhanced-Performance Impl<br/>CMOS) 1-µm Process</li> </ul>                                                                               | lanted 1PRE 1 14 1CLK<br>1Q 2 13 1D                                                                                                  |
| <ul> <li>500-mA Typical Latch-Up Immunity a<br/>125°C</li> </ul>                                                                                                     | $\begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                 |
| <ul> <li>Package Options Include Plastic<br/>Small-Outline (D) and Thin Shrink<br/>Small-Outline (PW) Packages, and<br/>Standard Plastic 300-mil DIPs (N)</li> </ul> | 2Q [ 5 10 ] 2CLR<br>2Q [ 6 9 ] 2D<br>2PRE [ 7 8 ] 2CLK                                                                               |

#### description

This device contains two independent positive-edge-triggered D-type flip-flops. A low level at the preset ( $\overline{PRE}$ ) or clear ( $\overline{CLR}$ ) input sets or resets the outputs regardless of the levels of the other inputs. When  $\overline{PRE}$  and  $\overline{CLR}$  are inactive (high), data at the data (D) input that meets the setup-time requirements are transferred to the outputs on the low-to-high transition of the clock (CLK) pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at the D input may be changed without affecting the levels at the outputs.

The 74AC11074 is characterized for operation from -40°C to 85°C.

|     | F   | UNCTIO | N TABL | E              |                  |
|-----|-----|--------|--------|----------------|------------------|
|     | INP | UTS    |        | OUT            | PUT              |
| PRE | CLR | CLK    | D      | Q              | Q                |
| L   | Н   | Х      | Х      | Н              | L                |
| н   | L   | Х      | Х      | L              | Н                |
| L   | L   | Х      | Х      | н†             | H‡               |
| н   | Н   | î      | Н      | н              | L                |
| н   | Н   | î      | L      | L              | Н                |
| Н   | Н   | L      | Х      | Q <sub>0</sub> | $\overline{Q}_0$ |

<sup>†</sup> This configuration is nonstable; that is, it does not persist when PRE or CLR returns to its inactive (high) level.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

EPIC is a trademark of Texas Instruments Incorporated.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 1996, Texas Instruments Incorporated

## 74AC11074 DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH CLEAR AND PRESET

SCAS499A - DECEMBER 1986 - REVISED APRIL 1996

#### logic symbol<sup>†</sup>



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>‡</sup>

| Supply voltage range, V <sub>CC</sub>                                                    |                                   |
|------------------------------------------------------------------------------------------|-----------------------------------|
| Input voltage range, V <sub>I</sub> (see Note 1)                                         | –0.5 V to V <sub>CC</sub> + 0.5 V |
| Output voltage range, V <sub>O</sub> (see Note 1)                                        | –0.5 V to V <sub>CC</sub> + 0.5 V |
| Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ )                            | ±20 mA                            |
| Output clamp current, $I_{OK}$ (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> ) | ±50 mA                            |
| Continuous output current, $I_O (V_O = 0 \text{ to } V_{CC})$                            | ±50 mA                            |
| Continuous current through V <sub>CC</sub> or GND                                        | ±100 mA                           |
| Maximum power dissipation at $T_A = 55^{\circ}C$ (in still air) (see Note 2):            | D package 1.25 W                  |
|                                                                                          | N package 1.1 W                   |
|                                                                                          | PW package 0.5 W                  |
| Storage temperature range, T <sub>stg</sub>                                              | –65°C to 150°C                    |

<sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

2. The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils, except for the N package, which has a trace length of zero.



# 74AC11074 **DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP** WITH CLEAR AND PRESET SCAS499A – DECEMBER 1986 – REVISED APRIL 1996

#### recommended operating conditions

|                       |                                          |                         | MIN  | NOM | MAX  | UNIT |
|-----------------------|------------------------------------------|-------------------------|------|-----|------|------|
| VCC                   | Supply voltage                           |                         | 3    | 5   | 5.5  | V    |
|                       |                                          | $V_{CC} = 3 V$          | 2.1  |     |      |      |
| VIH                   | High-level input voltage                 | $V_{CC} = 4.5 V$        | 3.15 |     |      | V    |
|                       |                                          | $V_{CC} = 5.5 V$        | 3.85 |     |      |      |
|                       |                                          | $V_{CC} = 3 V$          |      |     | 0.9  |      |
| VIL                   | Low-level input voltage $V_{CC} = 4.5 V$ |                         |      |     | 1.35 | V    |
|                       |                                          | V <sub>CC</sub> = 5.5 V |      |     | 1.65 |      |
| $\vee_{I}$            | Input voltage                            | 0                       |      | VCC | V    |      |
| VO                    | Output voltage                           |                         | 0    |     | VCC  | V    |
|                       |                                          | $V_{CC} = 3 V$          |      |     | -4   |      |
| ЮН                    | High-level output current                | $V_{CC} = 4.5 V$        |      |     | -24  | mA   |
|                       |                                          | V <sub>CC</sub> = 5.5 V |      |     | -24  |      |
|                       |                                          | V <sub>CC</sub> = 3 V   |      |     | 12   |      |
| IOL                   | Low-level output current                 | V <sub>CC</sub> = 4.5 V |      |     | 24   | mA   |
|                       |                                          | V <sub>CC</sub> = 5.5 V |      |     | 24   |      |
| $\Delta t / \Delta v$ | Input transition rise or fall rate       |                         | 0    |     | 10   | ns/V |
| TA                    | Operating free-air temperature           | -40                     |      | 85  | °C   |      |

#### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| DADAMETED | TEST CONDITIONS                                    | N               | T,   | 4 = 25°C | ;    | MIN  |      | LINUT |
|-----------|----------------------------------------------------|-----------------|------|----------|------|------|------|-------|
| PARAMETER | TEST CONDITIONS                                    | v <sub>cc</sub> | MIN  | TYP      | MAX  | MIN  | MAX  | UNIT  |
|           |                                                    | 3 V             | 2.9  |          |      | 2.9  |      |       |
|           | I <sub>OH</sub> = -50 μA                           | 4.5 V           | 4.4  |          |      | 4.4  |      |       |
|           |                                                    | 5.5 V           | 5.4  |          |      | 5.4  |      |       |
| VOH       | $I_{OH} = -4 \text{ mA}$                           | 3 V             | 2.58 |          |      | 2.48 |      | V     |
|           |                                                    | 4.5 V           | 3.94 |          |      | 3.8  |      |       |
|           | $I_{OH} = -24 \text{ mA}$                          | 5.5 V           | 4.94 |          |      | 4.8  |      |       |
|           | $I_{OH} = -75 \text{ mA}^{\dagger}$                | 5.5 V           |      |          |      | 3.85 |      |       |
|           |                                                    | 3 V             |      |          | 0.1  |      | 0.1  |       |
|           | l <sub>OL</sub> = 50 μA                            | 4.5 V           |      |          | 0.1  |      | 0.1  |       |
|           |                                                    | 5.5 V           |      |          | 0.1  |      | 0.1  |       |
| VOL       | I <sub>OL</sub> = 12 mA                            | 3 V             |      |          | 0.36 |      | 0.44 | V     |
|           |                                                    | 4.5 V           |      |          | 0.36 |      | 0.44 |       |
|           | I <sub>OL</sub> = 24 mA                            | 5.5 V           |      |          | 0.36 |      | 0.44 |       |
|           | $I_{OL} = 75 \text{ mA}^{\dagger}$                 | 5.5 V           |      |          |      |      | 1.65 |       |
| lj        | $V_I = V_{CC}$ or GND                              | 5.5 V           |      |          | ±0.1 |      | ±1   | μΑ    |
| ICC       | $V_{I} = V_{CC} \text{ or } GND, \qquad I_{O} = 0$ | 5.5 V           |      |          | 4    |      | 40   | μΑ    |
| Ci        | $V_{I} = V_{CC} \text{ or } GND$                   | 5 V             |      | 3.5      |      |      |      | pF    |

<sup>†</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed 10 ms.



# 74AC11074 DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH CLEAR AND PRESET

SCAS499A - DECEMBER 1986 - REVISED APRIL 1996

### timing requirements over recommended operating free-air temperature range,

 $V_{CC} = 3.3 V \pm 0.3 V$  (see Figure 1)

|                 |                                    |                     | T <sub>A</sub> = 2 | 25°C |     | MAX |      |  |
|-----------------|------------------------------------|---------------------|--------------------|------|-----|-----|------|--|
|                 |                                    |                     | MIN                | MAX  | MIN | MAX | UNIT |  |
| fclock          | Clock frequency                    |                     | 0                  | 100  | 0   | 100 | MHz  |  |
|                 | Dulas duration                     | PRE or CLR low      | 4                  |      | 4   |     |      |  |
| tw              | Pulse duration                     | CLK low or high     | 5                  |      | 5   |     | ns   |  |
|                 |                                    | Data high or low    | 5                  |      | 5   |     |      |  |
| <sup>t</sup> su | Setup time before CLK <sup>↑</sup> | PRE or CLR inactive | 1                  |      | 1   |     | ns   |  |
| th              | Hold time after CLK↑               | 0                   |                    | 0    |     | ns  |      |  |

#### timing requirements over recommended operating free-air temperature range, $V_{CC} = 5 V \pm 0.5 V$ (see Figure 1)

|                 |                        |                     | T <sub>A</sub> = 2 | 25°C | MIN  |     |      |  |
|-----------------|------------------------|---------------------|--------------------|------|------|-----|------|--|
|                 |                        |                     | MIN                | MAX  | WIIN | MAX | UNIT |  |
| fclock          | Clock frequency        |                     | 0                  | 125  | 0    | 125 | MHz  |  |
|                 | Delas duration         | PRE or CLR low      | 4                  |      | 4    |     |      |  |
| tw              | Pulse duration         | CLK low or CLK high | 4                  |      | 4    |     | ns   |  |
|                 |                        | Data high or low    | 3.5                |      | 3.5  |     |      |  |
| <sup>t</sup> su | Setup time before CLK↑ | PRE or CLR inactive | 1                  |      | 1    |     | ns   |  |
| t <sub>h</sub>  | Hold time after CLK↑   | 0                   |                    | 0    |      | ns  |      |  |

#### switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 3.3 V ± 0.3 V (unless otherwise noted) (see Figure 1)

| DADAMETED        | FROM       | ТО       | Т   | ₄ = 25°C | ;    |     |      |      |
|------------------|------------|----------|-----|----------|------|-----|------|------|
| PARAMETER        | (INPUT)    | (OUTPUT) | MIN | TYP      | MAX  | MIN | MAX  | UNIT |
| fmax             |            |          | 100 | 125      |      | 100 |      | MHz  |
| <sup>t</sup> PLH |            |          |     | 5.8      | 9.3  | 1.5 | 10   |      |
| <sup>t</sup> PHL | PRE or CLR | Q or Q   | 1.5 | 6.5      | 11.4 | 1.5 | 12.2 | ns   |
| <sup>t</sup> PLH |            | 0        | 1.5 | 7.7      | 10.5 | 1.5 | 11.3 | 20   |
| <sup>t</sup> PHL | CLK        | Q or Q   | 1.5 | 7.3      | 9.7  | 1.5 | 10.6 | ns   |

# switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) (see Figure 1)

| PARAMETER        | FROM       | ТО       | Т   | ₄ = 25°C | ;   |     |     |      |
|------------------|------------|----------|-----|----------|-----|-----|-----|------|
|                  | (INPUT)    | (OUTPUT) | MIN | TYP      | MAX | MIN | MAX | UNIT |
| fmax             |            |          | 125 | 150      |     | 125 |     | MHz  |
| <sup>t</sup> PLH | PRE or CLR | 0        | 1.5 | 4.2      | 6.6 | 1.5 | 7.1 |      |
| <sup>t</sup> PHL | PRE OF GLR | Q or Q   | 1.5 | 4.7      | 8.2 | 1.5 | 9   | ns   |
| <sup>t</sup> PLH |            | 0        | 1.5 | 5.4      | 7.5 | 1.5 | 8.2 |      |
| <sup>t</sup> PHL | CLK        | Q or Q   | 1.5 | 5        | 6.9 | 1.5 | 7.5 | ns   |

### operating characteristics, V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C

|                 | PARAMETER                     | TEST CON                | NDITIONS  | TYP | UNIT |
|-----------------|-------------------------------|-------------------------|-----------|-----|------|
| C <sub>pd</sub> | Power dissipation capacitance | C <sub>L</sub> = 50 pF, | f = 1 MHz | 30  | pF   |



### 74AC11074 DUAL POSITIVE-EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH CLEAR AND PRESET

SCAS499A - DECEMBER 1986 - REVISED APRIL 1996



### PARAMETER MEASUREMENT INFORMATION

NOTES: A.  $C_L$  includes probe and jig capacitance.

B. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>r</sub> = 3 ns, t<sub>f</sub> = 3 ns. C. The outputs are measured one at a time with one input transition per measurement.

Figure 1. Load Circuit and Voltage Waveforms



4-Jun-2007

#### **PACKAGING INFORMATION**

JMENTS

www ti com

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Packag<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|---------------|---------------------------|------------------|------------------------------|
| 74AC11074D       | ACTIVE                | SOIC            | D                  | 14   | 50            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74AC11074DE4     | ACTIVE                | SOIC            | D                  | 14   | 50            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74AC11074DG4     | ACTIVE                | SOIC            | D                  | 14   | 50            | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74AC11074DR      | ACTIVE                | SOIC            | D                  | 14   | 2500          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74AC11074DRE4    | ACTIVE                | SOIC            | D                  | 14   | 2500          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74AC11074DRG4    | ACTIVE                | SOIC            | D                  | 14   | 2500          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74AC11074N       | ACTIVE                | PDIP            | Ν                  | 14   | 25            | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| 74AC11074NE4     | ACTIVE                | PDIP            | Ν                  | 14   | 25            | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| 74AC11074NSR     | ACTIVE                | SO              | NS                 | 14   | 2000          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74AC11074NSRE4   | ACTIVE                | SO              | NS                 | 14   | 2000          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74AC11074NSRG4   | ACTIVE                | SO              | NS                 | 14   | 2000          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74AC11074PWLE    | OBSOLETE              | TSSOP           | PW                 | 14   |               | TBD                       | Call TI          | Call TI                      |
| 74AC11074PWR     | ACTIVE                | TSSOP           | PW                 | 14   | 2000          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74AC11074PWRE4   | ACTIVE                | TSSOP           | PW                 | 14   | 2000          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| 74AC11074PWRG4   | ACTIVE                | TSSOP           | PW                 | 14   | 2000          | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



# PACKAGE OPTION ADDENDUM

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *A | I dimensions are nominal |                 |                    |    |      |                          |                          |         |         |         |            |           |                  |
|----|--------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
|    | Device                   | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|    | 74AC11074DR              | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5     | 9.0     | 2.1     | 8.0        | 16.0      | Q1               |
|    | 74AC11074NSR             | SO              | NS                 | 14 | 2000 | 330.0                    | 16.4                     | 8.2     | 10.5    | 2.5     | 12.0       | 16.0      | Q1               |
|    | 74AC11074PWR             | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 7.0     | 5.6     | 1.6     | 8.0        | 12.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

11-Mar-2008



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| 74AC11074DR  | SOIC         | D               | 14   | 2500 | 346.0       | 346.0      | 33.0        |
| 74AC11074NSR | SO           | NS              | 14   | 2000 | 346.0       | 346.0      | 33.0        |
| 74AC11074PWR | TSSOP        | PW              | 14   | 2000 | 346.0       | 346.0      | 29.0        |

### MECHANICAL DATA

#### PLASTIC SMALL-OUTLINE PACKAGE

#### 0,51 0,35 ⊕0,25⊛ 1,27 8 14 0,15 NOM 5,60 8,20 5,00 7,40 $\bigcirc$ Gage Plane ₽ 0,25 7 1 1,05 0,55 0-10 Δ 0,15 0,05 Seating Plane — 2,00 MAX 0,10PINS \*\* 14 16 20 24 DIM 10,50 10,50 12,90 15,30 A MAX A MIN 9,90 9,90 12,30 14,70 4040062/C 03/03

NOTES: A. All linear dimensions are in millimeters.

NS (R-PDSO-G\*\*)

**14-PINS SHOWN** 

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



## **MECHANICAL DATA**

MTSS001C - JANUARY 1995 - REVISED FEBRUARY 1999

# PW (R-PDSO-G\*\*)

#### PLASTIC SMALL-OUTLINE PACKAGE

14 PINS SHOWN



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- D. Falls within JEDEC MO-153



D (R-PDSO-G14)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 (0,15) per end.
- Body width does not include interlead flash. Interlead flash shall not exceed .017 (0,43) per side.
- E. Reference JEDEC MS-012 variation AB.



# N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications       |                           |
|-----------------------------|------------------------|--------------------|---------------------------|
| Amplifiers                  | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters             | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP                         | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Clocks and Timers           | www.ti.com/clocks      | Digital Control    | www.ti.com/digitalcontrol |
| Interface                   | interface.ti.com       | Medical            | www.ti.com/medical        |
| Logic                       | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt                  | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers            | microcontroller.ti.com | Security           | www.ti.com/security       |
| RFID                        | www.ti-rfid.com        | Telephony          | www.ti.com/telephony      |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        | Video & Imaging    | www.ti.com/video          |
|                             |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated